Digital PLL circuit

Fecha de publicación: 21/12/1999
Fuente: Wipo "digitalization"
In a digital PLL circuit, a DCO 3a comprising a full adder 33 and a delay circuit 34 accumulate a frequency control data N, to generate digital phase data ACC which periodically changes at a rate corresponding to the frequency control data N, a latch circuit 11 latches the digital phase data ACC with the aid of an input digital signal .phi..sub.in, and outputs it as a digital phase difference signal PC, and a loop filter 2 removes components in an unwanted frequency band from the digital phase difference signal PC, to form the frequency control data which is applied to the digital control oscillator means. In the digital PLL circuit, the digital phase data ACC itself, being synchronized in phase with the input digital signal .phi..sub.in, is periodically changed.